# **CXA1645P/M** ### **RGB** Encoder ### Description The CXA1645P/M is an encoder IC that converts analog RGB signals to a composite video signal. This IC has various pulse generators necessary for encoding. Composite video outputs and Y/C outputs for the S terminal are obtained just by inputting composite sync, subcarrier and analog RGB signals. It is best suited to image processing of personal computers and video games. ### **Features** - Single 5 V power supply - Compatible with both NTSC and PAL systems - $\bullet$ Built-in 75 $\Omega$ drivers (RGB output, composite video output, Y output, C output) - Both sine wave and pulse can be input as a subcarrier. - Built-in band pass filter for the C signal and delay line for the Y signal - · Built-in R-Y and B-Y modulator circuits - Built-in PAL alternate circuit - Burst flag generator circuit - Half H killer circuit ### **Applications** Image processing of video games and personal computers ### **Block Diagram and Pin Configuration** ### Structure Bipolar silicon monolithic IC # **Absolute Maximum Ratings** | <ul> <li>Supply voltage</li> </ul> | Vcc | 14 | V | |-------------------------------------------|------------------|---------------|----| | <ul> <li>Operating temperature</li> </ul> | Topr | -20 to +75 | °C | | <ul> <li>Storage temperature</li> </ul> | $T_{\text{stg}}$ | -65 to +150 | ,C | | <ul> <li>Allowable power</li> </ul> | Po | CXA1645P 1250 | mW | | dissipation | | CXA1645M 780 | mW | ### **Recommended Operating Condition** Supply voltage $Vcc 1, 2 5.0 \pm 0.25$ V # **Pin Description** # \*Externally applied voltage | Pin No. | Symbol | Pin voltage | Equivalent circuit | Description | |-------------|-------------------|-----------------------------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | GND1 | 0 V- | | Ground for all circuits other than RGB, composite video and Y/C output circuits. The leads to GND2 should be as short and wide as possible. | | 2<br>3<br>4 | RIN<br>GIN<br>BIN | Black level<br>when<br>clamped<br>2.0 V | RIN 2 GIN 3 BIN 4 | Analog RGB signal inputs. Input 100%, = 1 Vp-p (max.). To minimize clamp error, input at as low impedance as possible. ICLP turns ON only in the burst flag period. | | 5 | NC | | | NO CONNECTION | | 6 | SCIN | | 20P 20k<br>SCIN 6 | Subcarrier input. Input 0.4 to 5.0 V <sub>P-P</sub> sine wave or pulse. Refer to Notes on Operation, Nos. 3 and 5. | | 7 | NPIN | 1.7 V | NPIN 7 | Pin for switching between NTSC and PAL modes NTSC: Vcc, PAL: GND | | 8 | BFOUT | H 3.6 V<br>L 3.2 V | Vcc1 BFOUT (8) 129 25 GND 1 | BF pulse monitoring output. Incapable of driving a $75\Omega$ load. | | Pin No. | Symbol | Pin voltage | Equivalent circuit | Description | |---------|------------|-------------|--------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------| | 9 | YCLPC | 2.5 V | ν c c 1<br>ν c c 1<br>ν c c 1<br>ο μ θ π 1 . 6ν<br>σ κ σ κ σ κ σ κ σ κ σ κ σ κ σ κ σ κ σ κ | Pin to determine the Y signal clamp time constant. Connect to GND via a 0.1 $\mu$ F capacitor. | | 10 | SYNC<br>IN | 2.2 V | SYNCIN (10) 4k 40k 2.2V GND 1 | Composite sync signal input. Input TTL-level voltages. L (≦0.8 V): SYNC period H (≥2.0 V) | | 12 | Vcc1 | 5.0 V* | | Power supply for all circuits other than RGB, composite video and Y/C output circuits. Refer to Notes on Operation, Nos. 4 and 10. | | 13 | IREF | 2.0 V | Vcc1 | Pin to determine the internal reference current. Connect to GND via a 47 k $\Omega$ resistor. | | 14 | VREF | 4.0 V | VREF 14 | Internal reference voltage. Connect a decoupling capacitor of approximately 10 $\mu$ F. Refer to Notes on Operation, Nos. 4 and 7. | | Pin No. | Symbol | Pin voltage | Equivalent circuit | Description | |---------|--------|----------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | COUT | 2.2 V | VCC2 VCC1 FOOD FOOD FOOD FOOD FOOD FOOD FOOD FOO | Chroma signal output. Capable of driving a 75 $\Omega$ load. Refer to Notes on Operation, Nos. 6 and 9. | | 16 | YOUT | Black level<br>1.3 V | VCC2 VCC1 VCC1 VCC2 VCC1 VCC2 VCC1 GND2 | Y signal output. Capable of driving a 75 $\Omega$ load. Refer to Notes on Operation, Nos. 6 and 9. | | 17 | YTRAP | Black level<br>1.6 V | YTRAP(17) 8.5k 1.5k GND 1 Input resistance 1.5 kΩ | Pin for reducing cross color caused by the subcarrier frequency component of the Y signal. When the CVOUT pin is in use, connect a capacitor or a capacitor and an inductor in series between YTRAP and GND. Decide capacitance and inductance, giving consideration to cross color and the required resolution. No influence on the YOUT pin. Refer to Notes on Operation, No. 8. | | 18 | FO | 2.0 V | FO(18) 129 50µ GND 1 | Internal filter fo adjustment pin. Connect to GND via the following resistor according to the NTSC or PAL mode. NTSC: $20\mathrm{k}\Omega$ ( $\pm1\%$ ) PAL : $16\mathrm{k}\Omega$ ( $\pm1\%$ ) | | Pin No. | Symbol | Pin voltage | Equivalent circuit | Description | |----------------|----------------------|----------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 19 | Vcc2 | 5.0 V* | | Power supply for RGB, composite video and Y/C output circuits. Decouple this pin with a large capacitor of 10 $\mu$ F or above as a high current flows. Refer to Notes on Operation, Nos. 4 and 10. | | 20 | CVOUT | Black level<br>1.2 V | CVOUT 20 VCC1 VCC1 VCC1 VCC1 VCC1 VCC2 VCC1 VCC2 VCC2 | Composite video signal output. Capable of driving a 75 $\Omega$ load. Refer to Notes on Operation, Nos. 6 and 9. | | 21<br>22<br>23 | BOUT<br>GOUT<br>ROUT | Black level<br>1.7 V | Vcc2<br>Vcc1<br>BOUT(2)<br>ROUT(2)<br>FOUT(2)<br>5.5k<br>200µ<br>GND1<br>GND2 | Analog RGB signal outputs. Capable of driving a $75\Omega$ load. Refer to Notes on Operation, Nos. 6 and 9. | | 24 | GND2 | 0 V* | | Ground for RGB, composite video and Y/C output circuits. The leads to GND1 should be as short and wide as possible. | # **Electrical Characteristics** (Ta = 25 °C, Vcc = 5 V, See the Electrical Characteristics Measurement Circuit.) | ļ | | S1 | S2 | S3 | S4 | S5 | Measu | | | | | | |--------------------------------------------------|-----------------------------------|-------------------|------|------|------------|------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------|-------|-------------|--------------------------------------------------|-------------------------------| | Item | Symbol | RIN<br>GIN<br>BIN | SCIN | NPIN | SYNC<br>IN | FO | rement<br>point | Measurement conditions | Min. | Тур. | Мах. | Unit | | Current consumption 1 | lcc1 | 2 V | SG4 | 5 V | SG5 | 20 k | lccı | No input signal,<br>SG5: CSYNC<br>TTL level, | | 31 | | mΑ | | Current consumption 2 | lccz | 2 V | 004 | 0 1 | | 20 | lcc2 | SG4: SIN wave 3.58 MHz<br>0.5 Vp-p Figure 1 | | 12 | | | | [R.G.BOUT] | | • | | | | | | | | | | | | | Vo (R) | SG1 | | | | | D | SG1 to SG3: | | | | | | RGB output | Vo (G) | SG2 | | | 2 V | | E | DC direct coupling 2.5 Voc,<br>1.0 Vp-p f = 200 kHz | 0.64 | 0.71 | 0.78 | V <sub>p∙p</sub> | | voltage | Vo (B) | SG3 | | | | | F | Pin 9 = clamp voltage | | | · | | | | | | | | | | | Figure 2<br>SG1 to SG3: | | | | | | RGB output | fc (R) | SG1 | | | | | D | DC direct coupling 2.5 Voc, | | | | | | frequency | fo (G) | SG2 | | | 2 V | | E | 1.0 Vp-p<br>1 = 200 kHz/5 MHz | -3.0 | | | dΒ | | characteristic | fc (B) | SG3 | | | | | F | Pin 9 = clamp voltage<br>Figure 3 | | | | | | [YOUT & CVOUT] | <del>!</del> | | | | | | | | | | | | | Output sync level | Vo (YS1/2) | | | | | | | SG1 to SG3: | 0.26 | 0.29 | 0.33 | V <sub>p∙p</sub> | | R100%: Y level | Vo (YR1/2) | SG1 | | | | | | 100% color bar input, | 0.17 | 0.21 | 0.26 | ٧ | | G100%: Y level | Vo (YG1/2) | to | 0 V | 5 V | SG5 | 20 k | | 1.0 Vp-p (Max.)<br>SG5: CSYNC | 0.35 | 0.42 | 0.49 | ٧ | | B100%: Y level | Vo (YB1/2) | SG3 | | | | | | TTL level | 0.065 | 0.08 | 0.095 | ٧ | | White 100%: Y level | Vo (YW1/2) | | | | • | | B/C | Figure 4 | 0.6 | 0.71 | 0.82 | > | | Output frequency characteristic | fc (Y1/2) | sg1<br>to<br>sg3 | 0 V | 5 V | 2 V | 20 k | | SG1 to SG3: DC direct coupling 2.5 Vbc, 1.0 Vp-p f = 200 kHz/5 MHz Pin 9 = clamp voltage Figure 3 | -3.0 | | | dB | | [COUT & CVOUT] | , <u>.</u> | | | | | | | <u> </u> | | | • | ·,- | | Burst level | Vo (BN1/2) | | | | | | | | 0.2 | 0.25 | 0.3 | V <sub>p·p</sub> | | R chroma ratio | R/BN1/2 | | ] | | | | İ | SG1 to SG3: | 2.84 | 3.16 | 3.48 | | | R phase | θ R1/2 | 1 | | | | | | 100% color bar input, | 94 | 104 | 114 | deg | | G chroma ratio | G/BN1/2 | SG1 | | | | İ | | 1.0 Vp-p (Max.) | 2.65 | 2.95 | 3.25 | | | G phase | A 010 | to | SG4 | 5 V | SG5 | 20 k | | SG4: SIN wave, 3.58 MHz<br>0.5 Vp-p | 231 | 241 | 251 | deg | | B chroma ratio | B/BN1/2 | SG3 | | | | | | SG5: CSYNC | 2.01 | 2.24 | 2.47 | | | Comorna ratio | | | i | 1 | İ | 1 | | TTL level | 337 | 347 | 357 | deg | | B phase | θ B1/2 | | | | ì | | 1 | | | | | | | | θ B1/2<br>tw (B) 1/2 | | | | | | | Figure 5 | 2.5 | 2.75 | 3.2 | μS | | B phase | | | | | | | A/C | | 2.5 | 2.75<br>0.6 | 3.2<br>0.75 | | | B phase<br>Burst width | tw (B) 1/2 | SG1<br>to<br>SG3 | SG4 | 5 V | SG5 | 20 k | A/C | SG1 to SG3: No signal,<br>SG4: SIN wave, 3.58 MHz<br>0.5 Vp-p<br>SG5: CSYNC<br>TTL level,<br>3.58 MHz component measured. | 0.4 | <del></del> | <del> </del> | μS<br>μS<br>mV <sub>P</sub> - | | B phase Burst width Burst position Carrier leak | tw (B) 1/2<br>tD (B) 1/2 | to<br>SG3 | SG4 | 5 V | SG5 | 20 k | | SG1 to SG3: No signal,<br>SG4: SIN wave, 3.58 MHz<br>0.5 Vp-p<br>SG5: CSYNC<br>TTL level, | 0.4 | 0.6 | 20 | μS | | B phase Burst width Burst position | tw (B) 1/2<br>tD (B) 1/2<br>VL1/2 | to | SG4 | | SG5 | | | SG1 to SG3: No signal,<br>SG4: SIN wave, 3.58 MHz<br>0.5 Vp.p<br>SG5: CSYNC<br>TTL level,<br>3.58 MHz component measured.<br>Figure 6 | 0.4 | <del></del> | 0.75 | μS | <sup>\*</sup>Clamp voltage: voltage appearing at Pin 9 when CSYNC is input. Electrical Characteristics Measurement Circuit SG1 tc SG3 100% color bar (1 Vp-p max.) SONY CXA1645PM # Measuring Signals and Output Waveforms Figure 6 SONY CXA1645P/M # **Application Circuit (NTSC mode)** \*Metal film resistor ±1% Application circuits shown are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits or for any infringement of third party patent and other right due to same. SONY CXA1645P/M ### **Description of Operation** Analog RGB signals input from Pins 2, 3 and 4 are clamped in the clamping circuit and output from Pins 23, 22 and 21, respectively. The matrix circuit performs operations on each input signal, generating luminance signal Y and color difference signals R-Y and B-Y. The Y signal enters the delay line to adjust delay time with the color signal C. Then, after addition of the CSYNC signal input from Pin 10, the Y signal is output from Pin 16. A subcarrier input from Pin 6 is input to the phase shifter, where its phase is shifted 90°. Then, the subcarrier is input to the modulators and modulated by the R-Y signal and the B-Y signal. Modulated subcarriers are mixed, sent to the band pass filter to eliminate higher harmonic components and finally output from Pin 15 as the C signal. At the same time, Y and C signals are mixed and output from Pin 20 as the composite video signal. ### **Burst Signal** The CXA1645P/M generates burst signals at the timing shown below according to the composite sync signal input. ### H synchronization ### V synchronization SONY CXA1645P/M Notes on Operation Be careful of the following when using the CXA1645P/M. 1. This IC is designed for image processing of personal computers and video games. When using the IC in other video devices, make thorough investigations on image quality. - 2. Be sure that the analog RGB signals are input at 1.0.Vp-p maximum and have low enough impedance. High impedance may affect color saturation, hue, etc. Inputting RGB signals in excess of 1.3 Vp-p may disable the clamp operation. - 3. The SC input (Pin 6) can be either a sine wave or a pulse in the range from 0.4 to 5.0 Vp-p. However, when a pulse is input, its phase may be shifted several degrees from that of the sine wave input. In the IC, the SC input is biased to 1/2 Vcc. Accordingly, when a 5.0 Vp-p pulse is input and the duty factor deviates from 50%, High- and Low-level pulse voltages may exceed Vcc and GND in the IC, which causes subcarrier distortion. In such a case, be very careful that the duty factor keeps to 50%. - 4. When designing a printed circuit boald pattern, pay careful attention to the routing of the Voc and GND leads. To decouple the Voc and VREF pins, use tantalum, ceramic or other capacitors with good frequency characteristics. Ground the capacitors by connections shown below as closely to each IC pin as possible. Try to design the leads as short and wide as possible. Design the pattern so that Vcc (or VREF) is connected to GND via a capacitor at the shortest distance. 5. SC and SYNC input pulses Attach a resistor and a capacitor to eliminate high-frequency components of SC (Figure A) and SYNC (Figure B) before input. Be careful not to input pulses containing high-frequency components. Otherwise, high-frequency components may flow into Vcc, GND and peripheral parts, resulting in malfunctions. 6. Connecting an external resistor to the 75 $\Omega$ driver output pin A capacitance of several dozen picofarads at each pin may start oscillation. To prevent oscillation, design the pattern so that a 75 $\Omega$ resistor is mounted near the pin (see Figure C). \*Make these leads short. When any of the 75 $\Omega$ driver output pins is not in use, leave it unconnected and design the pattern so that no parasitic capacitance is generated on the printed circuit board. #### 7. VREF pin (Pin 14) Do not connect this pin to an external load that might cause AC signals to flow, which will cause IC malfunctions. When connecting a DC load, make sure that the current flowing from this pin is kept below 2 mA. ### 8. YTRAP pin (Pin 17) There are the following two means of reducing cross color generated by subcarrier frequency components contained in the Y signal. (1) Install a capacitor of 30 to 68 pF between YTRAP and GND. Decide the capacitance by conducting image evaluation, etc., giving consideration to both cross color and resolution. Relations between capacitance and image quality are as follows: | Capacitance | 30 pF → 68 pF | |-------------|---------------------------| | Cross color | Large <del>→ S</del> mall | | Resolution | High ← ►Low | (2) Connect a capacitor C and an inductor L in series between YTRAP and GND. When the subcarrier frequency is f0, the values C and L are determined by the equation fo = 1/2 π √LC. Decide the values in image evaluation, etc., giving consideration to both cross color and resolution. Relations between inductor values and image quality are as follows: | Inductor value | Small <del>→ ►</del> Large | |----------------|---------------------------------| | Cross color | Large <del>≺ ►</del> Small | | Resolution | High <del> <b>← ≻</b> Low</del> | For instance, I = 68 $\mu$ H and C = 28 pF are recommended for NTSC. It is necessary to select an inductor L with a sufficiently small DC resistance. Method (2) is more useful for achieving a higher resolution than method (1). When an even higher resolution is necessary, use of the S terminal (YOUT and COUT) is recommended. 9. Driving COUT (Pin 15), YOUT (Pin 16), CVOUT (Pin 20), and B.G.R OUT (Pins 21, 22 and 23) outputs In Pin Description, "Capable of driving a 75 $\Omega$ load" means that the pin can drive a capacitor + 75 $\Omega$ + 75 $\Omega$ load shown in the figure below. In other words, the pin is capable of driving a 150 $\Omega$ load in AC. Keep in mind that the pin is incapable of driving a 150 $\Omega$ load in DC direct coupling. 10. This IC employs a number of 75 Ω driver pins, so oscillation is likely to occur when measures described in Nos. 4 and 6 are not taken thoroughly. Be very careful of oscillation in printed circuit board design and carry out thorough investigations in the actual driving condition. SONY CXA1645P/M # Package Outline Unit: mm CXA1645P 24 pin DIP (Plastic) 400 mil 2.0 g CXA1645M 24 pin SOP (Plastic) 300 mil 0.3 g